

Version: 1.0

Release date: 2021-04-08

Use of this document and any information contained therein is subject to the terms and conditions set forth in <a href="Exhibit 1"><u>Exhibit 1</u></a>. This document is subject to change without notice.



# **Version History**

| Version | Date       | Description                    |
|---------|------------|--------------------------------|
| 0.1     | 2020-11-11 | Initial draft                  |
| 0.2     | 2021-03-18 | Update 16M Flash Layout        |
| 1.0     | 2021-04-08 | Add T/WF FW partition in PSRAM |



# **Table of Contents**

| Vers  | on His   | tory                |                                                |                                                  | 2  |
|-------|----------|---------------------|------------------------------------------------|--------------------------------------------------|----|
| Table | of Co    | ntents              | •••••                                          |                                                  | 3  |
| 1     | Overview |                     |                                                |                                                  | 4  |
| 2     | Mem      | nory Ma             | pping and                                      | Layout for Smart MCU                             | 5  |
|       | 2.1      |                     |                                                | s Mapping for the MT793X                         |    |
|       | 2.2      | Memo                | Memory Layout and Configuration for the MT793X |                                                  |    |
|       |          | 2.2.1 Memory Layout |                                                |                                                  |    |
|       |          |                     | 2.2.1.1                                        | Load View (Flash)                                | 6  |
|       |          |                     | 2.2.1.2                                        | Execution View                                   | 7  |
|       |          | 2.2.2               | Program                                        | ming Guide                                       | 8  |
|       |          | 2.2.3               | Rules to                                       | Adjust the Memory Layout                         | 11 |
|       |          |                     | 2.2.3.1                                        | Adjusting the Layout for Arm Cortex-M33 Firmware | 11 |
|       |          |                     | 2.2.3.2                                        | Adjusting the NVDM Buffer                        |    |
| Exhil | oit 1 Te | rms and             | d Conditio                                     | ns                                               | 13 |
|       |          |                     |                                                | X/U                                              |    |
|       |          |                     |                                                |                                                  |    |
| Lict  | of Fig   | uroc                |                                                |                                                  |    |
| LIST  | OI FIG   | ures                |                                                |                                                  |    |
|       |          | 4==00\              |                                                |                                                  | _  |
| _     |          |                     | =                                              | Address Mapping  1T793X Flash Memory Layout      |    |
| _     |          |                     |                                                | MT793X Flash/SRAM/PSRAM/TCM                      |    |
| rigui | e 2-3 L  | xecutio             | ii view oi i                                   | VIT733A FIRSTLY SKAIVI/ FORAIVI/ TCIVI           | c  |
|       |          |                     |                                                |                                                  |    |
| Lict  | of Tak   | nles                |                                                |                                                  |    |
| -136  | J. IUK   |                     |                                                |                                                  |    |
| Table | 2-1 M    | emory A             | Attribute T                                    | able                                             | c  |



## 1 Overview

This document provides details of the memory layout design and configuration of Mediatek MT793X IoT development platform for RTOS.

Each memory layout has two types of views, the load view and the execution view. The design concept is described based on the two views:

- The load view describes a memory region and section of each image in terms of the address where it is located before the image is processed.
- The execution view describes a memory region and section of each image in terms of the address where it is located during the image execution.

Different toolchains have different layout configuration files. The GCC toolchain uses a linker script, while the ARMCC toolchain uses a scatter file. The memory layout configuration is described separately for each toolchain.



# 2 Memory Mapping and Layout for Smart MCU

# 2.1 Memory Address Mapping for the MT793X

The MT793X chipsets support serval types of physical memories included **Serial Flash**, Pseudo Static Random Access Memory (**PSRAM**), Static Random Access Memory (**SYSRAM**) and Tightly Coupled Memory (**TCM**). The memory layouts are designed based on the type of memory.

The virtual memory on the MT793X is provided for cacheable memory and is implemented based on the memory mapping mechanism of the Arm Cortex-M33 processor. The addresses ranging from  $0x0010_8000$  to  $0x0011_7FFF$  are mapped to the TCM addresses. The virtual addresses ranging from  $0x1800_0000$  to  $0x1FFF_FFFF$  are mapped to the Flash addresses ranging from  $0x9000_0000$  to  $0x9FFF_FFFF$ . The virtual addresses ranging from  $0x1000_0000$  to  $0x17FF_FFFF$  are mapped to the PSRAM addresses ranging from  $0x000_0000$  to  $0x0FFF_FFFF$  are mapped to the SYSRAM addresses ranging from  $0x8000_0000$  to  $0x8FFF_FFFF$ , as shown in Figure 2-1. The virtual address memory region is used as cacheable memory if cache is enabled. All read-write (RW) data is stored in this region by default.

To convert address mapping between virtual memory and physical memory for SRAM/PSRAM, use the definition API at "*memory\_map.h*"

```
//converts the virtual address to physical address
#define HAL_CACHE_VIRTUAL_TO_PHYSICAL(address) \
...
//converts the physical address to virtual address.
#define HAL_CACHE_PHYSICAL_TO_VIRTUAL(address) \
...
```



Figure 2-1 MT793X Memory Address Mapping

# 2.2 Memory Layout and Configuration for the MT793X

# 2.2.1 Memory Layout

#### 2.2.1.1 Load View (Flash)

The MT793X demo SDK has 8-MB/16-MB serial flash memory. The load view on the 8-MB/16-MB flash memory is shown in Figure 2-2.

- Bootloader. The bootloader binary is always located at the very beginning of the flash memory. The size of the bootloader is not configurable and currently is fixed to 64KB.
- TFM. Arm Trusted Firmware-M provides a reference implementation of secure world software for Armv8-M.
- ARM Cortex-M33 firmware. This section of the memory is reserved for the RTOS binary, ARM CMSIS,
   HAL drivers and customer.
- FOTA. This section of the memory is reserved for Firmware Over-The-Air (FOTA) upgrade.



- NVDM. The section of the memory is reserved for the NVDM module to save system/module configured value.
- BT. This section of the memory is reserved for Bluetooth firmware.
- WiFi. This section of the memory is reserved for Wi-Fi firmware/Patch/PwrTbl.

The start address and the maximum size of each binary and reserved buffer are configurable; Please refer to Section 2.2.3, "Rule to Adjust the Memory Layout" for more details.



Figure 2-2 Load View of the MT793X Flash Memory Layout

#### 2.2.1.2 Execution View

This section describes the execution view (Please refer to Figure 2-3 for the MT793X) at runtime.

• Serial Flash. The code and RO data are located in the flash memory during runtime.

## SRAM

- o Cacheable code, RW data and ZI data
- o Non-cacheable code, RW data and ZI data

#### PSRAM

- BT firmware, Wi-Fi firmware (Note: Execute these firmwares from their N10 respectively)
- o Cacheable code, RW data and ZI data
- Non-cacheable code, RW data and ZI data



- TCM. Some critical and high-performance code and data can be stored in the TCM. Please refer to Section 2.2.2 Programming Guide to learn how to put code or data to the TCM.
  - o Code and RO data.
  - o RW data, ZI data.
  - System stack.
- When the system starts up, the **Reset\_Handler** (at statup\_mt7933.s) moves code and data from flash to each sector where they belong to.



Figure 2-3 Execution View of MT793X Flash/SRAM/PSRAM/TCM

### 2.2.2 Programming Guide

This programming guide is based on the memory layout described in Section 2.2.1.2 Execution View. The following configurations are recommended for placing the code successfully to the desired memory location during runtime. Please reference Table 2-1 Memory Attribute Table for each memory location and include "memory\_attribute.h" before using it.

1) Place the code or RO data to the Serial Flash at runtime.

By default, the code or RO data is placed in the flash, execute in place (XIP). No modification is required.

2) Place the code, data and stack to TCM at runtime.



By default, the system stack is placed in the TCM; no modification is required. To run the code or access RO data in the TCM with better performance, specify the attribute explicitly in your code.

3) Place the code or RO data to the SRAM/PSRAM at runtime.

To run the code or access RO data in the SRAM/PSRAM with better performance, specify the attribute explicitly in your code, as shown in the example below.

The attribute is defined as -

```
#define ATTR_TEXT_IN_RAM __attribute__
((__section__(".ram_code")))
```

|      |                | SRAM                            | PSRAM                        | TCM                   |  |
|------|----------------|---------------------------------|------------------------------|-----------------------|--|
| Code | Cached         | ATTR_TEXT_IN_SYSRAM             | ATTR_TEXT_IN_RAM             |                       |  |
|      | Non-<br>Cached | ATTR_TEXT_IN_NONCACHED_SYSRAM   | ATTR_TEXT_IN_NONCACHED_RAM   | ATTR_TEXT_IN_TCM      |  |
| Data |                | ATTR_RODATA_IN_SYSRAM           | ATTR_RODATA_IN_RAM           |                       |  |
|      | Cached         | ATTR_RWDATA_IN_SYSRAM           | ATTR_RWDATA_IN_RAM           | ATTR RWDATA IN TCM    |  |
|      | Non-           | ATTR_RODATA_IN_NONCACHED_SYSRAM | ATTR_RODATA_IN_NONCACHED_RAM | ALTIV_RWDAIA_IN_TCIVI |  |
|      | Cached         | ATTR_RWDATA_IN_NONCACHED_SYSRAM | ATTR_RWDATA_IN_NONCACHED_RAM |                       |  |
| BSS  | Cached         | ATTR_ZIDATA_IN_SYSRAM           | ATTR_ZIDATA_IN_RAM           |                       |  |
|      | Non-           | ATTR_ZIDATA_IN_NONCACHED_SYSRAM | ATTR_ZIDATA_IN_NONCACHED_RAM | ATTR_ZIDATA_IN_TCM    |  |
|      | Cached         | <b>.</b>                        | <b>_</b>                     |                       |  |

Table 2-1 Memory Attribute Table

```
//code
ATTR_TEXT_IN_RAM int func(int par)
{
   int s;
   s = par;
   //....
}
//RO data
ATTR_RODATA_IN_RAM const int b = 8;
```

For comparison, if the attribute is not explicitly defined, during the function call the code is placed in the Serial Flash instead of the SRAM/PSRAM.

```
//code
int func(int par)
{
   int s;
   s = par;
   //....
}
//RO data
const int b = 8;
```

4) Place RW data or ZI data to non-cacheable memory at runtime.



To access RW data and ZI data in the non-cacheable memory with special purpose such as direct memory access (DMA) buffer, specify the attribute explicitly in your code, as shown in the example below.

```
//RW data
ATTR_RWDATA_IN_NONCACHED_RAM int b = 8;
//ZI data
ATTR_ZIDATA_IN_NONCACHED_RAM int b;
```

For comparison, if the attribute is not explicitly defined, the data is placed in the cacheable memory instead of the non-cacheable memory.

```
//RW data
int b = 8;

//ZI data
int b;
```

5) Place RW data or ZI data to cacheable memory at runtime.

By default, RW data and ZI data are placed in the cacheable memory; no modification is required.

6) Place code or RO data to the TCM at runtime.

To run the code or access RO data in the TCM with better performance, specify the attribute explicitly in your code, as shown in the example below.

```
//code
ATTR_TEXT_IN_TCM int func(int par)
{
   int s;
   s = par;
   //....
}
//RO data
ATTR_RODATA_IN_TCM const int b = 8;
```

For comparison, if the attribute is not explicitly defined, during the function call the code is placed in the Serial Flash instead of the TCM.

```
//code
int func(int par)
{
   int s;
   s = par;
   //....
}
//RO data
const int b = 8;
```

7) Put RW data/ZI data to TCM at runtime.

To access RW data and ZI data in the TCM with better performance, you should specify the attribute explicitly in your code, as shown in the example below.



```
//rw-data
ATTR_RWDATA_IN_TCM int b = 8;
//zi-data
ATTR_ZIDATA_IN_TCM int b;
```

For comparison, if the attribute is not explicitly defined, the data is placed in the SRAM instead of the TCM.

```
//RW data
int b = 8;
//ZI data
int b;
```

## 2.2.3 Rules to Adjust the Memory Layout

The memory layout can be customized to fit the application requirements. However, the bootloader is not configurable. The rest of the memory layout can be adjusted as follows.

Common rules for different memory layout adjustment settings are described below.

- 1) The address and size must be block aligned. The default block size is 4 KB.
- 2) To configure the size or the address, make sure there is no overlap between two adjacent memory regions. The total size of all the regions should not exceed the physical flash size.

#### 2.2.3.1 Adjusting the Layout for Arm Cortex-M33 Firmware

To adjust the memory assigned to Arm Cortex-M33 firmware:

1) Modify the ROM\_RTOS length and starting address in the mt7933\_flash.ld linker script under the GCC folder of the project.

2) Rebuild the bootloader and the Arm Cortex-M33 firmware.

Execute the following command under the root folder of the SDK.

```
./build.sh project_board example_name
```

The project\_board is the project folder of a specific hardware board and example\_name is the name of the example. For example, to build the qfn\_sdk\_demo of mt7933\_hdk, use the command:

```
./build.sh mt7933_hdk qfn_sdk_demo
```

3) Make sure the length of ROM region does not exceed the flash size.

### 2.2.3.2 Adjusting the NVDM Buffer

To adjust the NVDM buffer layout:



- 1) Modify size of the Arm Cortex-M33 firmware if needed. Please refer to 2.2.3.1 Adjusting the Layout for Arm Cortex-M33 Firmware.
- 2) Modify the ROM\_NVDM length and starting address in the mt7933\_flash.ld

```
MEMORY
{
          ...
          ROM_NVDM (rx) : ORIGIN = 0x187F0000, LENGTH = 64K
          ...
}
```



# **Exhibit 1 Terms and Conditions**

Your access to and use of this document and the information contained herein (collectively this "Document") is subject to your (including the corporation or other legal entity you represent, collectively "You") acceptance of the terms and conditions set forth below ("T&C"). By using, accessing or downloading this Document, You are accepting the T&C and agree to be bound by the T&C. If You don't agree to the T&C, You may not use this Document and shall immediately destroy any copy thereof.

This Document contains information that is confidential and proprietary to MediaTek Inc. and/or its affiliates (collectively "MediaTek") or its licensors and is provided solely for Your internal use with MediaTek's chipset(s) described in this Document and shall not be used for any other purposes (including but not limited to identifying or providing evidence to support any potential patent infringement claim against MediaTek or any of MediaTek's suppliers and/or direct or indirect customers). Unauthorized use or disclosure of the information contained herein is prohibited. You agree to indemnify MediaTek for any loss or damages suffered by MediaTek for Your unauthorized use or disclosure of this Document, in whole or in part.

MediaTek and its licensors retain titles and all ownership rights in and to this Document and no license (express or implied, by estoppels or otherwise) to any intellectual propriety rights is granted hereunder. This Document is subject to change without further notification. MediaTek does not assume any responsibility arising out of or in connection with any use of, or reliance on, this Document, and specifically disclaims any and all liability, including, without limitation, consequential or incidental damages.

THIS DOCUMENT AND ANY OTHER MATERIALS OR TECHNICAL SUPPORT PROVIDED BY MEDIATEK IN CONNECTION WITH THIS DOCUMENT, IF ANY, ARE PROVIDED "AS IS" WITHOUT WARRANTY OF ANY KIND, WHETHER EXPRESS, IMPLIED, STATUTORY, OR OTHERWISE. MEDIATEK SPECIFICALLY DISCLAIMS ALL WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT, FITNESS FOR A PARTICULAR PURPOSE, COMPLETENESS OR ACCURACY AND ALL WARRANTIES ARISING OUT OF TRADE USAGE OR OUT OF A COURSE OF DEALING OR COURSE OF PERFORMANCE. MEDIATEK SHALL NOT BE RESPONSIBLE FOR ANY MEDIATEK DELIVERABLES MADE TO MEET YOUR SPECIFICATIONS OR TO CONFORM TO A PARTICULAR STANDARD OR OPEN FORUM.

Without limiting the generality of the foregoing, MediaTek makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does MediaTek assume any liability arising out of the application or use of any product, circuit or software. You agree that You are solely responsible for the designing, validating and testing Your product incorporating MediaTek's product and ensure such product meets applicable standards and any safety, security or other requirements.

The above T&C and all acts in connection with the T&C or this Document shall be governed, construed and interpreted in accordance with the laws of Taiwan, without giving effect to the principles of conflicts of law.